Senior Principal Engineer, Design Verification job opportunity at Altera Corporation.



DatePosted 11 Days Ago bot
Altera Corporation Senior Principal Engineer, Design Verification
Experience: 20-years
Pattern: full-time
apply Apply Now
Salary:
Status:

Design Verification

Copy Link Report
degreeOND
loacation San Jose, California, United States, United States Of America
loacation San Jose, Cali..........United States Of America

Job Details: Job Description: About Altera Altera is a leading FPGA (Field-Programmable Gate Array) company that delivers programmable hardware, software, and development tools to drive innovation from cloud to edge. With over four decades of experience in programmable logic, our broad portfolio includes FPGAs, CPLDs, IP, SmartNICs, IPUs, and System on Modules—supported by industry-leading tools like the Quartus development suite. Recently re-established as an independent business (with Intel retaining a minority interest), Altera is focused on accelerating programmable compute in AI, networking, communications, industrial, automotive, aerospace/military, and edge-computing domains. Our mission is to provide leadership programmable solutions that are easy to design and deploy, and our vision is to pioneer innovation that unlocks extraordinary possibilities. About the Role We are seeking a highly experienced Senior Principal Engineer, Design Verification to lead the verification of cutting-edge data center and networking silicon solutions. The successful candidate will bring deep technical expertise in PCIe (Gen1–6), host interface subsystems, and high-performance verification methodologies to ensure first-pass silicon success across DPUs, SmartNICs, and HPC platforms. In this role, you will architect scalable verification environments, drive test plans from concept to execution, and provide technical leadership across global teams. You will collaborate closely with architecture, design, and post-silicon validation teams to deliver industry-leading hardware solutions. Key Responsibilities: Lead verification of complex IPs and subsystems, including PCIe Gen5/Gen6 controllers, host interfaces, high-performance DMA engines, datapath accelerators, and fabric interconnects. Architect and implement UVM-based scalable verification environments for next-generation data center hardware. Define and execute comprehensive test plans, ensuring functional coverage and verification closure. Collaborate with design and post-silicon engineering teams to debug and resolve issues across pre-silicon and post-silicon environments. Drive methodology and infrastructure improvements to accelerate coverage closure and reduce verification cycle times by 50% or more. Provide technical leadership and mentorship to junior engineers, and coordinate across global verification teams. Partner with architects to review specifications and contribute to innovative debug features and system performance enhancements. Deliver high-quality, first-pass silicon for data center, HPC, and networking products. Leadership & Influence: Serve as a strategic technical leader influencing verification strategy across multiple programs. Champion best practices in methodology, automation, and infrastructure, driving adoption across engineering teams. Act as a thought leader in PCIe and high-performance SoC verification, representing the company at technical forums, conferences, and standards committees when required. Drive cross-functional alignment across architecture, design, and validation to accelerate product delivery. Mentor, coach, and inspire the next generation of verification leaders, building a pipeline of technical expertise across the organization. Salary Range: The pay range below is for Bay Area California only. Actual salary may vary based on   a number of   factors including job location, job-related knowledge, skills, experiences,   trainings , etc. We also offer incentive opportunities that reward employees based on individual and company performance.    $221.5K - $326.3K USD     We use artificial intelligence to screen, assess, or select applicants for the position.   Applicants must be eligible for any required U.S. export authorizations .   Qualifications: Minimum Qualifications Bachelor’s degree in Computer Engineering, Electrical Engineering, or related field. 20+ years of experience in ASIC/SoC design verification. Expertise in PCIe (Gen1-6) protocols, host interfaces, and complex SoC subsystems. 20+ years of experience in SystemVerilog, Verilog, UVM, OOP, and testbench development. Track record of delivering production-quality silicon in advanced networking and HPC applications. 20+ years of experience in debugging pre-silicon and post-silicon issues. 10+ years of experience in a leadership role, with the ability to guide teams of engineers across multiple sites. Preferred Qualifications Master’s degree in Electrical/Computer Engineering or related field. Experience with DPUs, SmartNICs, and high-performance computing (HPC) architectures. Familiarity with encryption engines, checksum/CRC units, ARM interconnects, and fabric switches. Demonstrated success in driving cross-functional alignment under aggressive schedules. Holder of multiple U.S. patents in I/O, debug, or system performance (or equivalent technical innovations). Job Type: Regular Shift: Shift 1 (United States of America) Primary Location: San Jose, California, United States Additional Locations: Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Other Ai Matches

Graduate Talent - Applications Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior Oracle Fusion Business Analyst - Invoice to Pay Applicants are expected to have a solid experience in handling Job related tasks
Power BI Developer Applicants are expected to have a solid experience in handling Job related tasks
Physical Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Design Verification Engineer Applicants are expected to have a solid experience in handling Job related tasks
FPGA Silicon Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior FPGA Security Architect– Aerospace, Defense & Government Applicants are expected to have a solid experience in handling Defense & Government related tasks
Principal NoC IP Micro-Architect Applicants are expected to have a solid experience in handling Job related tasks
Performance Power Validation Manager Applicants are expected to have a solid experience in handling Job related tasks
FPGA Development Tools Engineer Applicants are expected to have a solid experience in handling Job related tasks
Analog Circuit Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
FPGA IP Software Development Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal FPGA Compiler Software Engineer Applicants are expected to have a solid experience in handling Job related tasks
Sr. Fabric Data Engineer Applicants are expected to have a solid experience in handling Job related tasks
Sr. SoC Design Verification Engineer Applicants are expected to have a solid experience in handling Job related tasks
remote-jobserver Remote
Workday Solution Architect-Contract Applicants are expected to have a solid experience in handling Job related tasks
FPGA Firmware User Experience Validation Lead Applicants are expected to have a solid experience in handling Job related tasks
Oracle Fusion ERP OTC Architect Applicants are expected to have a solid experience in handling Job related tasks
Design Verification Engineer Applicants are expected to have a solid experience in handling Job related tasks
Custom Physical Design Engineer Applicants are expected to have a solid experience in handling Job related tasks
Principal FPGA Compiler Software Engineer Applicants are expected to have a solid experience in handling Job related tasks
Machine Learning Engineer Applicants are expected to have a solid experience in handling Job related tasks
Senior Staff FPGA Compiler Software Engineer Applicants are expected to have a solid experience in handling Job related tasks